pci.h 4.98 KB
Newer Older
1
2
3
4
5
6
#ifndef __POWERNV_PCI_H
#define __POWERNV_PCI_H

struct pci_dn;

enum pnv_phb_type {
Gavin Shan's avatar
Gavin Shan committed
7
8
9
	PNV_PHB_P5IOC2	= 0,
	PNV_PHB_IODA1	= 1,
	PNV_PHB_IODA2	= 2,
10
11
};

12
13
14
15
16
/* Precise PHB model for error management */
enum pnv_phb_model {
	PNV_PHB_MODEL_UNKNOWN,
	PNV_PHB_MODEL_P5IOC2,
	PNV_PHB_MODEL_P7IOC,
Gavin Shan's avatar
Gavin Shan committed
17
	PNV_PHB_MODEL_PHB3,
18
19
};

20
#define PNV_PCI_DIAG_BUF_SIZE	8192
21
22
23
#define PNV_IODA_PE_DEV		(1 << 0)	/* PE has single PCI device	*/
#define PNV_IODA_PE_BUS		(1 << 1)	/* PE has primary PCI bus	*/
#define PNV_IODA_PE_BUS_ALL	(1 << 2)	/* PE has subordinate buses	*/
24

25
/* Data associated with a PE, including IOMMU tracking etc.. */
26
struct pnv_phb;
27
struct pnv_ioda_pe {
28
	unsigned long		flags;
29
	struct pnv_phb		*phb;
30

31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
	/* A PE can be associated with a single device or an
	 * entire bus (& children). In the former case, pdev
	 * is populated, in the later case, pbus is.
	 */
	struct pci_dev		*pdev;
	struct pci_bus		*pbus;

	/* Effective RID (device RID for a device PE and base bus
	 * RID with devfn 0 for a bus PE)
	 */
	unsigned int		rid;

	/* PE number */
	unsigned int		pe_number;

	/* "Weight" assigned to the PE for the sake of DMA resource
	 * allocations
	 */
	unsigned int		dma_weight;

	/* "Base" iommu table, ie, 4K TCEs, 32-bit DMA */
	int			tce32_seg;
	int			tce32_segcount;
	struct iommu_table	tce32_table;
55
	phys_addr_t		tce_inval_reg_phys;
56
57
58
59
60
61
62
63
64
65

	/* XXX TODO: Add support for additional 64-bit iommus */

	/* MSIs. MVE index is identical for for 32 and 64 bit MSI
	 * and -1 if not supported. (It's actually identical to the
	 * PE number)
	 */
	int			mve_number;

	/* Link in list of PE#s */
66
67
	struct list_head	dma_link;
	struct list_head	list;
68
69
};

70
71
72
73
74
75
76
77
78
79
80
81
/* IOC dependent EEH operations */
#ifdef CONFIG_EEH
struct pnv_eeh_ops {
	int (*post_init)(struct pci_controller *hose);
	int (*set_option)(struct eeh_pe *pe, int option);
	int (*get_state)(struct eeh_pe *pe);
	int (*reset)(struct eeh_pe *pe, int option);
	int (*get_log)(struct eeh_pe *pe, int severity,
		       char *drv_log, unsigned long len);
	int (*configure_bridge)(struct eeh_pe *pe);
	int (*next_error)(struct eeh_pe **pe);
};
82
83
84
85

#define PNV_EEH_STATE_ENABLED	(1 << 0)	/* EEH enabled	*/
#define PNV_EEH_STATE_REMOVED	(1 << 1)	/* PHB removed	*/

86
87
#endif /* CONFIG_EEH */

88
89
90
struct pnv_phb {
	struct pci_controller	*hose;
	enum pnv_phb_type	type;
91
	enum pnv_phb_model	model;
92
	u64			hub_id;
93
94
	u64			opal_id;
	void __iomem		*regs;
95
	int			initialized;
96
97
	spinlock_t		lock;

98
99
#ifdef CONFIG_EEH
	struct pnv_eeh_ops	*eeh_ops;
100
	int			eeh_state;
101
102
#endif

103
104
105
106
#ifdef CONFIG_DEBUG_FS
	struct dentry		*dbgfs;
#endif

107
108
109
#ifdef CONFIG_PCI_MSI
	unsigned int		msi_base;
	unsigned int		msi32_support;
110
	struct msi_bitmap	msi_bmp;
111
112
#endif
	int (*msi_setup)(struct pnv_phb *phb, struct pci_dev *dev,
113
114
			 unsigned int hwirq, unsigned int virq,
			 unsigned int is_64, struct msi_msg *msg);
115
116
117
	void (*dma_dev_setup)(struct pnv_phb *phb, struct pci_dev *pdev);
	void (*fixup_phb)(struct pci_controller *hose);
	u32 (*bdfn_to_pe)(struct pnv_phb *phb, struct pci_bus *bus, u32 devfn);
118
	void (*shutdown)(struct pnv_phb *phb);
119
120
121
122
123

	union {
		struct {
			struct iommu_table iommu_table;
		} p5ioc2;
124
125
126
127

		struct {
			/* Global bridge info */
			unsigned int		total_pe;
128
			unsigned int		reserved_pe;
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
			unsigned int		m32_size;
			unsigned int		m32_segsize;
			unsigned int		m32_pci_base;
			unsigned int		io_size;
			unsigned int		io_segsize;
			unsigned int		io_pci_base;

			/* PE allocation bitmap */
			unsigned long		*pe_alloc;

			/* M32 & IO segment maps */
			unsigned int		*m32_segmap;
			unsigned int		*io_segmap;
			struct pnv_ioda_pe	*pe_array;

144
145
146
147
			/* IRQ chip */
			int			irq_chip_init;
			struct irq_chip		irq_chip;

148
149
150
151
152
			/* Sorted list of used PE's based
			 * on the sequence of creation
			 */
			struct list_head	pe_list;

153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
			/* Reverse map of PEs, will have to extend if
			 * we are to support more than 256 PEs, indexed
			 * bus { bus, devfn }
			 */
			unsigned char		pe_rmap[0x10000];

			/* 32-bit TCE tables allocation */
			unsigned long		tce32_count;

			/* Total "weight" for the sake of DMA resources
			 * allocation
			 */
			unsigned int		dma_weight;
			unsigned int		dma_pe_count;

			/* Sorted list of used PE's, sorted at
			 * boot for resource allocation purposes
			 */
171
			struct list_head	pe_dma_list;
172
		} ioda;
173
	};
174
175
176
177
178
179

	/* PHB status structure */
	union {
		unsigned char			blob[PNV_PCI_DIAG_BUF_SIZE];
		struct OpalIoP7IOCPhbErrorData	p7ioc;
	} diag;
180
181
182
};

extern struct pci_ops pnv_pci_ops;
183
184
185
#ifdef CONFIG_EEH
extern struct pnv_eeh_ops ioda_eeh_ops;
#endif
186

187
188
189
190
int pnv_pci_cfg_read(struct device_node *dn,
		     int where, int size, u32 *val);
int pnv_pci_cfg_write(struct device_node *dn,
		      int where, int size, u32 val);
191
192
193
194
extern void pnv_pci_setup_iommu_table(struct iommu_table *tbl,
				      void *tce_mem, u64 tce_size,
				      u64 dma_offset);
extern void pnv_pci_init_p5ioc2_hub(struct device_node *np);
195
extern void pnv_pci_init_ioda_hub(struct device_node *np);
Gavin Shan's avatar
Gavin Shan committed
196
extern void pnv_pci_init_ioda2_phb(struct device_node *np);
197
extern void pnv_pci_ioda_tce_invalidate(struct iommu_table *tbl,
198
					__be64 *startp, __be64 *endp, bool rm);
199

200
#endif /* __POWERNV_PCI_H */