- Jun 23, 2021
-
-
Michal Simek authored
Wire psgtr for zc1751 dc1 board. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
It is not recommended to have aliases for gpio. In past it was used in Linux for assigning numbers via sysfs which is deprecated and libgpiod should be used instead. In U-Boot this number is used for seq number but gpio offset are not counted from this number. That's why having these aliases only for seq number is not needed. As is done in Linux it is the best to use full gpio name instead of sequence number which depends on sequence in binding. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Both boards are usb3.0 capable. dc3 was also missing enabling dwc3* nodes. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Align USB nodes with the latest dt-bindings. It is adding resets, new interrupt and also some quirks. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
dtc supports new sugar syntax which is easier compare to previous one that's why also covert overlays for SOM to it. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
kv260-revB is different compare to revA (usbhub is wired via i2c) that's why remove revA compatible string. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Zhengxun authored
The Clocking Wizard IP supports clock circuits customized to your clocking requirements. The wizard support for dynamically reconfiguring the clocking primitives for Multiply, Divide, Phase Shift/Offset, or Duty Cycle. Limited by U-Boot clk uclass without set_phase API, this patch only provides set_rate to modify the frequency. Signed-off-by:
Zhengxun <zhengxunli.mxic@gmail.com> Reviewed-by:
Sean Anderson <sean.anderson@seco.com> Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Xilinx ZynqMP supports also addresses above 4GB (32bit) that's why also generate u-boot.its with 64bit load/entry addresses to also support different configurations. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
psgtr node should be below pinctrl for easier comparion among dts files. That's why move that nodes to different location. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Clock setting is not static anymore that's why it depends on firmware setup that's why remove this comment. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Linux kernel is not using these properties that's why they can be removed. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Networking subsystem is not using aliases that's why remove them for CAN devices. There is also no any other Xilinx ZynqMP DT file with them. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
There are no drivers for these devices that's why remove that nodes completely. This change is done based on Linux kernel. Signed-off-by:
Michal Simek <michal.simek@xilinx.com> Link: https://lore.kernel.org/r/20210308115437.2232847-1-quanyang.wang@windriver.com
-
Michal Simek authored
Convert all boards to use nvmem alias instead of xlnx,eeprom. The change is done based on discussion in the link below. Link: https://lore.kernel.org/r/CAL_JsqLMDqpkyg-Q7mUfw-XH67-v068Q6e9wTq2UOoN=0-_coQ@mail.gmail.com Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Srinivas Neeli authored
As per the design specification "The 16-bit Seconds Calibration Value represents the number of Oscillator Ticks that are required to measure the largest time period that is less than or equal to 1 second. For an oscillator that is 32.768 KHz, this value will be 0x7FFF." Signed-off-by:
Srinivas Neeli <srinivas.neeli@xilinx.com> Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
psgtr node should be below pinctrl for easier comparion among dts files. That's why move that nodes to different location. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Historically dpdma and dpsub are placed at the end of files. Move nodes there for easier comparison among dts files. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
dp_aclk is not used anywhere that's why remove it. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Trivial patch. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
dwc3 can be used only for higher speeds than super-speed that's why explicitly set it up. This is also aligned with other ZynqMP dts files. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Remove unused phy.h from zc1232 DTS. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Uarts already have u-boot,dm-pre-reloc via zynqmp.dtsi that's why there is no need to have them in platform DT files too. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
There is need to pass entry about secure OS when bl32_entry is defined. Currently only 64bit support is added but /fit-images node have been extended to also record if this is 32bit or 64bit secure OS. When this is tested the code will be update to support this configuration too. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
The first change is to trying to find out TF-A load address based on reading elf file. Expectation is that bl31.bin is in the same folder as bl31.elf. It brings new flexibility to place TF-A to any address (DDR included). And also enable TEE generation also with TEE configuration. Expecation is the same as above that tee.bin and tee.elf are in the same folder. User has to just define link to BL31/BL32 binary files and the rest should be handled by the script. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
TF-A and SecureOS can allocate the part of DDR for self but U-Boot is not handling this configuration that the part of memory is reserved and shouldn't be used by U-Boot. That's why read all reserved memory locations and don't use it. The code was taken from commit 4a1b975d ("board: stm32mp1: reserve memory for OP-TEE in device tree") and commit 1419e5b5 ("stm32mp: update MMU config before the relocation") which is used by stm32 and does the job properly. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Enable command and fixed regulators. XDP platform is using them. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Trivial change for all files I have touched recently. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Add label which is used by bootloader for adding bootloader specific flag. Signed-off-by:
Michal Simek <michal.simek@xilinx.com> Link: https://lore.kernel.org/r/3dc8416abdd3498e61edcd83830a12af295c5c6d.1611224800.git.michal.simek@xilinx.com
-
Michal Simek authored
Just sync it with others for easier comparison. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Sata needs to get reset before configuration that's why add property for it there. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Stefano Stabellini authored
The SMMU is disabled in device tree so this change has no impact. The benefit is that this way it is in sync with xen.dtsi. Xen enables the SMMU and makes use of it. Signed-off-by:
Stefano Stabellini <stefano.stabellini@xilinx.com>
-
Michal Simek authored
There is no reason to have CCI no enabled by default. Enable it when your system configuration requires it. In Xilinx configuration flow this is work for Device Tree Generator which reads information from HW Design configuration. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Update the psgtr clock indexing for couple of zynqmp boards. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
K26 has EMMC and SD and default 0 is not working when system is booting out of SD which is controller 1. Add controller autodetection via mmc_get_env_dev(). The same code is used for distro_boot selection done in board_late_init(). bootseq variable can't be reused because this is called so late. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Add psu_init_gpl file for getting SPL to work directly from the tree. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Rename amba to AXI. Based on Xilinx Zynq TRM (Chapter 5) chip is "AXI point-to-point channels for communicating addresses, data, and response transactions between master and slave clients. This ARM AMBA 3.0..." Issues are reported as: .. amba: $nodename:0: 'amba' does not match '^([a-z][a-z0-9\\-]+-bus|bus|soc|axi|ahb|apb)(@[0-9a-f]+)?$' >From schema: ../github.com/devicetree-org/dt-schema/dtschema/schemas/simple-bus.yaml Similar change has been done for Xilinx ZynqMP SoC. Signed-off-by:
Michal Simek <michal.simek@xilinx.com> Link: https://lore.kernel.org/r/8a4bc80debfbb79c296e76fc1e4c173e62657286.1606397101.git.michal.simek@xilinx.com
-
Michal Simek authored
Enable gpio driver on these boards. GPIOs can be used on any board. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
SVDs are using different name which can't be handled via zynqmp_devices structure. That's why introduce zynqmp_detect_svd_name() which checks ID code for these devices and show proper name for them. Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
Michal Simek authored
Enabling EFI secure boot which is required for EBBR specification. Enabling this will fix "RT.SetVariable - Create one Time Base Auth Variable, the expect return status should be EFI_SUCCESS" Signed-off-by:
Michal Simek <michal.simek@xilinx.com>
-
T Karthik Reddy authored
CONFIG_ZYNQMP_FIRMWARE enables zynqmp firmware driver. Signed-off-by:
T Karthik Reddy <t.karthik.reddy@xilinx.com>
-